World Library  
Flag as Inappropriate
Email this Article

UltraSPARC

Article Id: WHEBN0000491343
Reproduction Date:

Title: UltraSPARC  
Author: World Heritage Encyclopedia
Language: English
Subject: PARAM, 64-bit computing, Sun Microsystems, Sun Ultra series, History of FreeBSD
Collection: Microprocessors, Sparc Microprocessors, Sun Microprocessors
Publisher: World Heritage Encyclopedia
Publication
Date:
 

UltraSPARC

UltraSPARC
A 200 MHz UltraSPARC microprocessor
Produced From 1995 to 1997
Designed by Sun Microsystems
Max. CPU clock rate 143 MHz to 200 MHz
Instruction set SPARC V9
Cores 1

The UltraSPARC is a microprocessor developed by Sun Microsystems which is now a part of Oracle Corporation and fabricated by Texas Instruments that implements the SPARC V9 instruction set architecture (ISA). It was introduced in mid-1995. It was the first microprocessor from Sun Microsystems to implement the SPARC V9 ISA. Marc Tremblay was a co-microarchitect.

Contents

  • Microarchitecture 1
    • Functional units 1.1
    • Cache 1.2
  • Fabrication 2
  • Package 3
  • Related processors 4
  • References 5

Microarchitecture

The UltraSPARC is a four-issue superscalar microprocessor that executes instructions in in-order. It has a nine-stage integer pipeline.

Functional units

The execution units were simplified relative to the SuperSPARC to achieve higher clock frequencies - an example of a simplification is that the ALUs were not cascaded, unlike the SuperSPARC, to avoid restricting clock frequency.

The integer register file has 32 64-bit entries. As the SPARC ISA uses register windows, of which the UltraSPARC has eight, the actual number of registers is 144. The register file has seven read and three write ports. The integer register file provides registers to two arithmetic logic units and the load/store unit. The two ALUs can both execute arithmetic, logic and shift instructions but only one can execute multiply and divide instructions.

The floating-point unit consists of five functional units. One executes floating point adds and subtracts, one multiplies, one divides and square-roots. Two units are for executing SIMD instructions defined by the Visual Instruction Set (VIS). The floating-point register file contains thirty-two 64-bit registers. It has five read ports and three write ports.

Cache

The UltraSPARC has two levels of cache, primary and secondary. There are two primary caches, one for instructions and one for data. Both have a capacity of 16 KB.

The UltraSPARC required a mandatory external secondary cache. The cache is unified, has a capacity of 512 KB to 4 MB and is direct-mapped. It can return data in a single cycle. The external cache is implemented with synchronous SRAMs clocked at the same frequency as the microprocessor, as ratios were not supported. It is accessed via the data bus.

Fabrication

It contained 3.8 million transistors. It was fabricated in Texas Instruments' EPIC-3 process, a 0.5 µm complementary metal–oxide–semiconductor (CMOS) process with four levels of metal. The UltraSPARC was not fabricated in a BiCMOS process as Texas Instruments claimed it did not scale well to 0.5 µm processes and offered little performance improvement. The process was perfected on TI's MVP digital signal processor (DSP) with some features missing such as three levels of metal instead of four and a 0.55 feature size, before it was used to fabricate the UltraSPARC to avoid a repeat of the fabrication problems encountered with SuperSPARC.

Package

The UltraSPARC is packaged in a 521-contact plastic ball grid array (PBGA).

Related processors

References

  • Greenley, D. et al. (1995). "UltraSPARC: The next generation superscalar 64-bit SPARC". Proceedings of Compcon '95: pp. 442–451.
  • Gwennap, Linley (3 October 1994). "UltraSparc Unleashes SPARC Performance". Microprocessor Report, Volume 8, Number 13.
  • Gwennap, Linley (5 December 1994). "UltraSparc Adds Multimedia Instructions". Microprocessor Report.
This article was sourced from Creative Commons Attribution-ShareAlike License; additional terms may apply. World Heritage Encyclopedia content is assembled from numerous content providers, Open Access Publishing, and in compliance with The Fair Access to Science and Technology Research Act (FASTR), Wikimedia Foundation, Inc., Public Library of Science, The Encyclopedia of Life, Open Book Publishers (OBP), PubMed, U.S. National Library of Medicine, National Center for Biotechnology Information, U.S. National Library of Medicine, National Institutes of Health (NIH), U.S. Department of Health & Human Services, and USA.gov, which sources content from all federal, state, local, tribal, and territorial government publication portals (.gov, .mil, .edu). Funding for USA.gov and content contributors is made possible from the U.S. Congress, E-Government Act of 2002.
 
Crowd sourced content that is contributed to World Heritage Encyclopedia is peer reviewed and edited by our editorial staff to ensure quality scholarly research articles.
 
By using this site, you agree to the Terms of Use and Privacy Policy. World Heritage Encyclopedia™ is a registered trademark of the World Public Library Association, a non-profit organization.
 



Copyright © World Library Foundation. All rights reserved. eBooks from Hawaii eBook Library are sponsored by the World Library Foundation,
a 501c(4) Member's Support Non-Profit Organization, and is NOT affiliated with any governmental agency or department.